Glossary

Stratix GX


An Altera® device family based on a scalable high-performance architecture. The Stratix GX device architecture combines high-speed serial transceivers with a scalable, high-performance logic array. Stratix GX devices include four to 20 high-speed transceiver channels, each incorporating clock data recovery (CDR) technology and embedded SERDES capability. These transceivers are grouped in integrated, four-channel blocks, and are designed for low power consumption and small die size.

The Stratix GX device architecture supports the TriMatrix Memory architecture, consisting of three RAM block sizes, the M512 and M4K memory blocks and the M-RAM, to implement dual-port memory and true dual-port memory. Stratix GX devices offer support for remote configuration updates, and contain embedded DSP blocks that enable efficient implementation of high-performance filters and multipliers.

Stratix GX devices support multiple I/O transfer protocols, for example, RapidIO and UTOPIA IV. These protocols provide high-speed communication with application specific standard products (ASSPs), application-specific integrated circuits (ASICs), and other programmable logic devices (PLDs).

Stratix GX devices provide up to 12 PLLs per device, which provide clock switchover, real-time PLL reconfiguration, and advanced multiplication and phase shifting. Stratix GX devices also provide a hierarchical clocking structure with high-speed performance and up to 16 global clocks with 22 clocking resources per device region.

Stratix GX devices support numerous single-ended and differential I/O standards, including 1.5-V PCML, Compact PCI, Differential HSTL, Differential SSTL-2, GTL, LVPECL and SSTL-18 Class I & II. Additionally, Terminator technology provides on-chip termination for differential and single-ended I/O pins with impedance matching.

The memory blocks of a Stratix device can implement shift registers and various types of memory with or without parity bits, including dual-port, true dual-port, and single-port RAM, ROM, FIFO buffers, and shift registers. These blocks can also emulate SERDES functions for low-speed LVDS channels. In addition, Stratix devices provide high-speed interfaces to external memory devices such as single data rate (SDR) SDRAM, double data rate (DDR) SDRAM, DDR II SDRAM, DDR fast cycle RAM (FCRAM), quad data rate (QDR) SRAM, QDR II SRAM, and zero bus turnaround (ZBT) SRAM.


Back to Top

- PLDWorld -

 

Created by chm2web html help conversion utility.